메뉴 건너뛰기
.. 내서재 .. 알림
소속 기관/학교 인증
인증하면 논문, 학술자료 등을  무료로 열람할 수 있어요.
한국대학교, 누리자동차, 시립도서관 등 나의 기관을 확인해보세요
(국내 대학 90% 이상 구독 중)
로그인 회원가입 고객센터 ENG
주제분류

추천
검색
질문

논문 기본 정보

자료유형
학술저널
저자정보
Jong-Wan Jo (Sungkyunkwan University) Khuram Shehzad (Sungkyunkwan University) Deeksha Verma (Sungkyunkwan University) Sung-Jin Kim (Sungkyunkwan University) Young-Woo Park (Sungkyunkwan University) Kwan-Tae Kim (Sungkyunkwan University) Sang-Yun Kim (Sungkyunkwan University) YoungGun Pu (Sungkyunkwan University) Young-Goo Yang (Sungkyunkwan University) Keum-Cheol Hwang (Sungkyunkwan University) Dong-Hun Lee (Agency for Defense Development) Hyung-Moon Kim (Agency for Defense Development) Kang-Yoon Lee (Sungkyunkwan University)
저널정보
대한전자공학회 JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE Journal of Semiconductor Technology and Science Vol.20 No.4
발행연도
2020.8
수록면
326 - 342 (17page)
DOI
10.5573/JSTS.2020.20.4.326

이용수

표지
📌
연구주제
📖
연구배경
🔬
연구방법
🏆
연구결과
AI에게 요청하기
추천
검색
질문

초록· 키워드

오류제보하기
This paper presents the design of a 5-channel receiver for ocean acoustic measurement in very noisy environments. When measuring distances in the ocean through sonar, the input signal level to the receiver can change drastically depending on the distance between the transmitter and objects. Thus, a receiver with low sensitivity and a wide dynamic range is proposed in this work. In order to minimize the Input-Referred (IR) noise for the high sensitivity of the receiver, a low noise pre-amplifier is proposed and implemented, ultimately achieving a noise of 29.6 nV/√Hz at 50 kHz. In addition, a Sigma-Delta Analogto- Digital Converter (SD ADC) with variable sampling rates is proposed by using the clock splitting technique in the Sigma-Delta Modulator (SDM) core. In addition, the decimation factor of the digital filter placed after the SDM in the SD ADC can be controlled so as to reduce the power consumption. Through the use of these techniques in the SD ADC, we can implement reconfigurable sampling rates from 1.5 MS/s to 12.5 MS/s with low power consumption. In order to overcome the limitation of the number of pins for multi-channel application, a Parallel-to-Serial (P2S) interface is proposed and designed in the receiver. The 5-channel receiver in this paper is implemented in a 0.18 μm CMOS process and the die area is 14.44 mm2. The total power consumption of this chip under a supply voltage of 2.4 V is 46.8 mW. The measured sensitivity and dynamic range are - 100 dBV and 100 dB, respectively. The measured SNDR at the output of the SD ADC is 82.02 dB when the input signal frequency and sampling frequency are 7 kHz and 6.25 Msps, respectively. The maximum phase error between five channels is measured to be ±0.8 °.

목차

Abstract
I. INTRODUCTION
II. PROPOSED LOW NOISE RECEIVER ARCHITECTURE FOR SONAR SENSOR
III. BUILDING BLOCKS
IV. EXPERIENCE RESULT
V. CONCLUSIONS
REFERENCES

참고문헌 (21)

참고문헌 신청

함께 읽어보면 좋을 논문

논문 유사도에 따라 DBpia 가 추천하는 논문입니다. 함께 보면 좋을 연관 논문을 확인해보세요!

이 논문의 저자 정보

이 논문과 함께 이용한 논문

최근 본 자료

전체보기

댓글(0)

0